<?xml version="1.0" encoding="UTF-8"?><!DOCTYPE ArticleSet PUBLIC "-//NLM//DTD PubMed 2.7//EN" "https://dtd.nlm.nih.gov/ncbi/pubmed/in/PubMed.dtd">
<ArticleSet>
		<Article>
		<Journal>
			<PublisherName>International Journal of Nano Dimension (Int. J. Nano Dimens.)</PublisherName>
			<JournalTitle>A study of emerging semi-conductor devices for memory applications</JournalTitle>
			<Issn></Issn>
			<Volume>Volume 12 (2021)</Volume>
			<Issue>Issue 3, July 2021</Issue>
			<PubDate PubStatus="epublish">
                <Year>2024</Year>
                <Month>02</Month>
                <Day>03</Day>
			</PubDate>
		</Journal>
		<ArticleTitle>A study of emerging semi-conductor devices for memory applications</ArticleTitle>
		<VernacularTitle></VernacularTitle>
		<FirstPage></FirstPage>
		<LastPage></LastPage>
		<ELocationID EIdType="doi">10.22034/ijnd.2021.680122</ELocationID>
		<Language>EN</Language>
		<AuthorList>
            			<Author>
                				<FirstName>Shaifali</FirstName>
				<LastName>Ruhil</LastName>
				<Affiliation>Department of Electrical, Electronics and Communication Engineering, The NorthCap University, Gurgaon, India.</Affiliation>
				<Identifier Source="ORCID">0000-0003-0168-9041</Identifier>
			</Author>
            			<Author>
                				<FirstName>Vandana</FirstName>
				<LastName>Khanna</LastName>
				<Affiliation>Department of Electrical, Electronics and Communication Engineering, The NorthCap University, Gurgaon, India.</Affiliation>
				<Identifier Source="ORCID">0000-0003-3167-1037</Identifier>
			</Author>
            			<Author>
                				<FirstName>Umesh</FirstName>
				<LastName>Dutta</LastName>
				<Affiliation>Department of Electronics and Communication Engineering, Manav Rachna International Institute of Research and Studies, Faridabad, India.</Affiliation>
				<Identifier Source="ORCID">0000-0002-6782-0367</Identifier>
			</Author>
            			<Author>
                				<FirstName>Neeraj</FirstName>
				<LastName>Kumar Shukla</LastName>
				<Affiliation>Department of Electrical Engineering, King Khalid University Abha, Kingdom of Saudi Arabia.</Affiliation>
				<Identifier Source="ORCID">0000-0002-7093-3805</Identifier>
			</Author>
            		</AuthorList>
		<PublicationType>Journal Article</PublicationType>
		<History>
			<PubDate PubStatus="received">
				<Year>2024</Year>
				<Month>02</Month>
				<Day>03</Day>
			</PubDate>
		</History>
		<Abstract>In this paper, a study of the existing SRAM (Static Random Access Memory) cell topologies using various FET (Field Effect Transistor) low power devices has been done. Various low power based SRAM cells have been reviewed on the basis of different topologies, technology nodes, and techniques implemented. The analysis of MOSFET(Metal Oxide Semiconductor Field Effect Transistor), FinFET( Fin Field Effect Transistor), CNTFET (Carbon Nano Tube Field Effect Transistor), and TFET (Tunnel Field Effect Transistor) based SRAM cells on the basis of parameters such as stability, leakage current, power dissipation, read/write noise margin, access time has been done. HSPICE, TCAD, Synopsys Taurus, and Cadence Virtuoso were some of the software used for simulation. The simulations were done from a few µms to 7nm technology nodes by different authors.</Abstract>
		<ObjectList>
            			<Object Type="keyword">
				<Param Name="value">SRAM</Param>
			</Object>
						<Object Type="keyword">
				<Param Name="value">TCAD</Param>
			</Object>
						<Object Type="keyword">
				<Param Name="value">TFET</Param>
			</Object>
						<Object Type="keyword">
				<Param Name="value">CNTFET</Param>
			</Object>
						<Object Type="keyword">
				<Param Name="value">FinFET</Param>
			</Object>
						<Object Type="keyword">
				<Param Name="value">Leakage Current</Param>
			</Object>
						<Object Type="keyword">
				<Param Name="value">MOSFET</Param>
			</Object>
					</ObjectList>
	</Article>
	</ArticleSet>
